

Pooja B. Puse, N. R. Bhasme

Abstract: The medium voltage & high power converters are used in electrical railway system because of its high efficiency. Due to the use of heavy load in the railway system, conventional inverters causes power quality issues such as harmonic distortion, low power factor, etc. In this paper, new cascaded multilevel inverter (MLI) using cascaded H-bridge is introduced. The advantage of the proposed method is to mitigate power semiconductor switches in number which reduces the cost of the circuit as well as the complexity. The analysis and evaluation of various Sinusoidal Pulse Width Modulation (SPWM) Methods with different levels of an inverter has been modeled and simulated by using MATLAB/Simulink.

Keywords: Induction Motor, LC filter, Three-phase inverter, SPWM techniques.

#### I. INTRODUCTION

A railway system has a main application in the transportation of goods and people all over the world. Traction system means the use of electricity to drive a railway known as the locomotive system instead of conventional railways which use fossil fuels. This advantage is to reduce the greenhouse gases, provide a clean eco-friendly environment and ease of control. Power electronic converters have found wide application in the railway system due to medium as well as high power and frequency control [1]. In a railway system, the use of Induction motor is more preferred because of steep speed-torque characteristics and regenerative ability [2].

Considering three-phase induction motor for electrical railway traction over DC motor because of absence of commutator and brushes. Hence the system becomes more efficient, more reliable and reduces the maintenance cost. It is also robust in construction, less expensive and has high overload capabilities [3].  $3-\phi$  inverters for railway system are the important power handling component between the DC line & electric motor. Generally, to design traction inverters it requires: high reliability, high efficiency, economical and

Revised Manuscript Received on February 20, 2020. \* Correspondence Author

**Pooja B. Puse\***, department of Electrical Engineering, Government engineering college Aurangabad, India. E-mail: poojapuse@gmail.com

**Dr. N. R. Bhasme**, department of Electrical Engineering, Government engineering college Aurangabad, Aurangabad, India. E-mail: nrbhasme@yahoo.com

© The Authors. Published by Blue Eyes Intelligence Engineering and Sciences Publication (BEIESP). This is an <u>open access</u> article under the CC BY-NC-ND license (<u>http://creativecommons.org/licenses/by-nc-nd/4.0/</u>)

higher power density [4]. In two-level pulse width modulation (PWM) main disadvantages are low efficiency at the higher switching frequency, maximum voltage stress across switches, a higher harmonic distortion which leads to additional auxiliary resonant circuitry. To overcome these limitations Multi-Level Inverter (MLI) is introduced for medium voltage & high power railway system. The MLI is an advantage in the electric railway system, which is capable of operating in higher switching frequency with minimum Electro-Magnetic Interference (EMI) level [5]. MLI converts sine wave into a stepped waveform having a large no. of steps. MLI has multi input DC voltage sources. The output voltage from an inverter is a different combination of these input voltage sources. Therefore the output waveform is in a stepped form which is reaching to a sinusoidal waveform. These steps represent different levels of the multilevel inverter. MLI topologies such as DCMLI, FCMLI & CSMLI are discussed and represented in research papers [6-7]. The main disadvantage of conventional MLI is when we increase the no. of steps in output voltage, makes it complicated. A new topology of Cascaded H-bridge inverter is introduced by researchers to reduce the number of components [8-9].

Considering the above problems, in this paper a new multilevel inverter topology is introduced. This new MLI topology is modeled and simulated in MATLAB/Simulink. Different modulation methods are used to analyze the performance of the new multilevel inverter.

#### II. DEVELOPED MULTILEVEL INVERTER



Fig. 1.Three-Phase Nine Level Inverter topology

The proposed topology is a modification of traditional H-bridge MLI. The number of stages increased by stacking, requires specific arrangement of switches & voltage sources.

Published By: 2964 Blue Eyes Intelligence Engineering & Sciences Publication



Retrieval Number: A1449109119/2020©BEIESP DOI: 10.35940/ijeat.A1449.029320 Journal Website: <u>www.ijeat.org</u>

Switches S4, S5, S6 & S10 represent H-bridge & S1, S2, S3, S7, S8 & S9 are adjoined to increase the number of levels

The relationship between the number of output level & the number of components are situated in table 1. It is illustrated that this topology is more suitable for the odd number of output level.

| Sr.<br>No. | No. of Level<br>(N) | No. of Switches $(m+1)$ | No. of Sources $\frac{(m-1)}{2}$ |
|------------|---------------------|-------------------------|----------------------------------|
| 1          | 3                   | 4                       | 1                                |
| 2          | 5                   | 6                       | 2                                |
| 3          | 7                   | 8                       | 3                                |
| 4          | 9                   | 10                      | 4                                |

Where 'm' is the level of (line to line) output voltage. The table 1 shows Multilevel topology design for a 9-level, it requires (9+1=10) switches and (9-1/2=4) voltage sources for single phase. In general, traditional single-phase MLI requires 16 switches.

#### **III. OPERATION OFDEVELOPED MLI**

To implement a 9 level staircase output voltage, consider any one phase of the three-phase inverter. The switching modes and respective levels of the output voltage is shown below

#### A. Positive staircase voltage level:

- When all switches are OFF, the o/p voltage is at a zero level.
- When switch S1 & S5 is ON then the o/p voltage of level +Vdc1is generated.
- .When switch S2 & S5 is ON, the o/p voltage of level Vdc1+Vdc2 is generated.
- When switch S3 & S5 is ON, the o/p voltage of level Vdc1+Vdc2+Vdc3 is generated.
- When switch S4 & S5 is ON, the o/p voltage of level Vdc1+Vdc2+Vdc3+Vdc4 is generated.
- B. Negative staircase voltage level:

• When switch S10 and S6 is ON, the o/p voltage of level -Vdc1-Vdc2-Vdc3-Vdc4 is generated.



# Fig. 2. Single Phase Nine Level Multilevel Inverter topology.

Table II shows the Switching stages of 9 level inverter. Where, Condition 1 means the switch is in 'ON' state & Condition 0 means the switch is in 'OFF' state

#### IV. MODULATION TECHNIQUES FOR MLI

This paper uses multi carrier SPWM method [10]. In order to get the triggering pulse for switches, the reference waveform (*i.e.* sinusoidal wave) and carrier waveform (*i.e.* triangular wave) is compared. The N-level inverter has required (m - 1) carrier waves with the same amplitude & frequency. The level shifting SPWM techniques are further categorised as:

- Phase Disposition (PD)
- Phase Opposition Disposition (POD)

 $m_{a} = \frac{A_{m}}{(m-1)*A}$ 

Alternative Phase Opposition Disposition (APOD)

| Voltage levels                                                                                            |   | Switching Stage |           |    |           |                     |    |           |           |                   |
|-----------------------------------------------------------------------------------------------------------|---|-----------------|-----------|----|-----------|---------------------|----|-----------|-----------|-------------------|
|                                                                                                           |   | S2              | <i>S3</i> | S4 | <i>S5</i> | S6                  | S7 | <b>S8</b> | <i>S9</i> | S10               |
| ${V}_{\scriptstyle dc1}$ + ${V}_{\scriptstyle dc2}$ + ${V}_{\scriptstyle dc3}$ + ${V}_{\scriptstyle dc4}$ | 0 | 0               | 0         | 1  | 1         | 0                   | 0  | 0         | 0         | 0                 |
| $oldsymbol{V}_{dc1}$ + $oldsymbol{V}_{dc2}$ + $oldsymbol{V}_{dc3}$                                        | 0 | 0               | 1         | 0  | 1         | 0                   | 0  | 0         | 0         | 0                 |
| ${oldsymbol V}_{\scriptscriptstyle dc1}$ + ${oldsymbol V}_{\scriptscriptstyle dc2}$                       | 0 | 1               | 0         | 0  | 1         | 0                   | 0  | 0         | 0         | 0                 |
| ${m V}_{\scriptscriptstyle dc1}$                                                                          | 1 | 0               | 0         | 0  | 1         | 0                   | 0  | 0         | 0         | 0                 |
| 0                                                                                                         | 0 | 0               | 0         | 0  | 0         | 0                   | 0  | 0         | 0         | 0                 |
| $-{oldsymbol V}_{\scriptscriptstyle dc1}$                                                                 | 0 | 0               | 0         | 0  | 0         | 1                   | 1  | 0         | 0         | 0                 |
| $-oldsymbol{V}_{dc1}-oldsymbol{V}_{dc2}$                                                                  | 0 | 0               | 0         | 0  | 0         | 1                   | 0  | 1         | 0         | 0                 |
| $-V_{_{dc1}}-V_{_{dc2}}-V_{_{dc3}}$                                                                       | 0 | 0               | 0         | 0  | 0         | $^{1}f$             | 0  | 0         | 1         | 0                 |
| $-V_{_{dc1}}-V_{_{dc2}}-V_{_{dc3}}-V_{_{dc4}}$                                                            | 0 | 0               | 0         | 0  | $h n_f$   | $=\frac{J^{c}}{lf}$ | 0  | 0         | 0         | (1 <sup>1</sup> ) |

#### Table II: Switching Table for 9 Level Inverter

- When switch S7 and S6 is ON then the o/p voltage of level -Vdc1 is generated
- When switch S8 and S6 is ON, the o/p voltage of level –Vdc1-Vdc2 is generated.
- When switch S9 and S6 is ON, the o/p voltage of level -Vdc1-Vdc2-Vdc3 is generated.

(2)

Retrieval Number: A1449109119/2020©BEIESP DOI: 10.35940/ijeat.A1449.029320 Journal Website: <u>www.ijeat.org</u>

2965

Published By: Blue Eyes Intelligence Engineering & Sciences Publication



For Carrier wave frequency  $(f_{cr}) = 5$  kHz, Reference wave frequency  $(f_m) = 50$ Hz.

The Frequency Modulation Index  $(m_f) = 100$  and Amplitude Modulation Index  $(m_a) = 0.6$ 

Phase Disposition (PD)

In PD method, all carrier waves are selected with same phase.



Fig. 3. PD Modulation Method

Phase Opposition Disposition (POD)



In POD technique, the whole carrier wave above the zero axis is out of phase with below zero axis by  $180^{\circ}$ .

Fig. 4. POD Modulation Method

Alternative Phase Opposition Disposition (APOD)

In APOD, each carrier wave is phase shifted by  $180^{\circ}$  from its neighbouring wave.



Fig. 5. APOD Modulation Method

#### V. SIMULATION & RESULT

In this paper total harmonic distortion (THD) is calculated & studied at different levels of MLI for induction motor topology. The simulation model is developed in MATLAB/ Simulink software. The rating and the speed of the motor is 33 kW and 1500 rpm respectively. This motor is fed with 5, 7 and 9 level MLI with different SPWM techniques and THD is observed.



#### Fig. 6. Simulation Circuit for Induction Motor

Fig.7 shows the speed torque performance of Induction motor by using three phase, 9 level inverter with APOD method. The signal is getting settle after 0.3 seconds at 1500 rpm.



Fig. 7. Speed and Torque Output of Induction Motor

Fig. 8, 9 and 10 illustrates the output phase voltage waveform of five, seven and nine level three phase inverter.



Fig. 8. O/P Voltage waveform of Three Phase 5 Level Inverter



Retrieval Number: A1449109119/2020©BEIESP DOI: 10.35940/ijeat.A1449.029320 Journal Website: <u>www.ijeat.org</u>

2966

Published By: 6 Blue Eyes Intelligence Engineering & Sciences Publication



Fig. 10. O/P Voltage waveform of Three-Phase 9 Level Inverter

Fig. 11 illustrates the output voltage as well as current waveform with LC filter. The values of L is 1 H and C is 100nF.



Fig. 11. Three-Phase O/P Voltage & Current of Inverter with Filter

Fig. 11 illustrates the output voltage as well as current waveform with LC filter. The values of L is 1 H and C is 100nF.





Retrieval Number: A1449109119/2020©BEIESP DOI: 10.35940/ijeat.A1449.029320 Journal Website: www.ijeat.org



For 7- level inverter FFT analysis is carried out by PD method. The observed THD is 16.09% for three cycles of one phase.



For 9- level inverter FFT analysis is carried out by PD method. The observed THD is 12.69% for three cycles of one phase.

Fig. 12 (a): THD analysis of 5 Level Inverter (b) THD analysis of 7 Level Inverter (c) THD analysis of 9 Level Inverter utilizing PD strategy.



For 5- level inverter THD analysis is carried out by POD method. The observed THD is 25.26% for three cycles of one phase.



2967

Published By:

& Sciences Publication





Fig.13 (b)

For 7- level inverter FFT analysis is carried out by POD method. The observed THD is 16.11% for three cycles of one phase.



Fig.13 (c)

For 9- level inverter THD analysis is carried out by POD method. The observed THD is 12.02% for three cycles of one phase.

Fig. 13 (a): THD analysis of 5- Level Inverter (b) THD analysis of 7 Level Inverter (c) THD analysis of 9 Level Inverter with POD strategy.



Fig.14 (a)

For 5- level inverter THD analysis is carried out by APOD technique. The observed THD is 23.06% for three cycles of one phase.



Fig.14 (b)

For 7- level inverter FFT analysis is carried out by APOD method. The observed THD is 16.45% for three cycles of one phase.



#### Fig14 (c)

FFT analysis for 9- level inverter is carried out by APOD method. The observed THD is 11.06% for three cycles of one phase.

Fig. 14 (a): THD analysis of 5 Level Inverter (b) THD analysis of 7 Level Inverter (c) THD analysis of 9 Level Inverter for APOD strategy.

Fig. 15, 16, 17 gives the FFT analysis of 5, 7 & 9 level inverter using filter for SPWM techniques.



Fig.15 (a)

For 5- level inverter FFT analysis with filter is carried out by PD method. The observed THD is 3.88% for three cycles of one phase.



2968

Published By: 8 Blue Eyes Intelligence Engineering & Sciences Publication



Fig.15 (b)

THD analysis of 7- level inverter with filter is carried out by PD method. The observed THD is 1.44% for three cycles of one phase.



Fig.15 (c)

For 9- level inverter FFT analysis with filter is carried out by PD method. The observed THD is 0.90% for three cycles of one phase.

Fig. 15 (a): THD analysis of 5 Level Inverter (b) THD analysis of 7 Level Inverter (c) THD analysis of 9 Level Inverter for PD method with filter



For 5- level inverter FFT analysis with filter is carried out by POD method. The observed THD is 3.31% for three cycles of one phase.



Fig.16 (b)

For 7- level inverter FFT analysis with filter is carried out by POD method. The observed THD is 1.26% for three cycles of one phase.



Fig.16 (c)

For 9- level inverter FFT analysis with filter is carried out by POD method. The observed THD is 0.89% for three cycles of one phase.

Fig. 16 (a): THD analysis of 5 Level Inverter (b) THD analysis of 7 Level Inverter (c) THD analysis of 9 Level Inverter for POD method with filter



For 5 level inverter FFT analysis is carried out by filter for APOD method. The observed THD is 4.11% for three cycles of one phase.



Retrieval Number: A1449109119/2020©BEIESP DOI: 10.35940/ijeat.A1449.029320 Journal Website: <u>www.ijeat.org</u>

2969

Published By: 69 Blue Eyes Intelligence Engineering & Sciences Publication





Fig.17 (a)

For 7- level inverter FFT analysis with filter is carried out by APOD method. The observed THD is 1.00% for three cycles of one phase.



Fig. 17 (c)

For 9- level inverter, FFT analysis with filter is carried out by APOD method. The observed THD is 0.95% for three cycles of one phase.

Fig. 17 (a): THD analysis of 5 Level Inverter (b) THD analysis of 7 Level Inverter (c) THD analysis of 9- Level Inverter for APOD method with filter

| Levels | Types | Phase R | Phase Y | Phase B |
|--------|-------|---------|---------|---------|
|        | PD    | 26.69   | 26.70   | 27.56   |
| 5      | POD   | 25.26   | 25.40   | 22.74   |
| 5      | APOD  | 23.06   | 23.29   | 23.49   |
|        | PD    | 16.09   | 14.74   | 15.16   |
| 7      | POD   | 16.20   | 14.98   | 15.45   |
| /      | APOD  | 16.45   | 16.54   | 16.99   |
|        | PD    | 12.69   | 12.48   | 12.74   |
| 0      | POD   | 12.02   | 12.22   | 12.31   |
| 9      | APOD  | 11.83   | 11.55   | 11.90   |

Table II: THD analysis for inverter

Table 3 gives the comparative analysis for 5, 7 and 9 level inverter without using a filter for three phases (*i.e.* R, Y & B) with by PD, POD, and APOD methods. From this table, it is observed that when no. of levels in the output is increased, the THD is getting lesser. By using the APOD method for 9 level, THD is less as compared to PD, POD methods.

Table 4 provides the comparative analysis of 5, 7 and 9 level inverter with filter for three phases (*i.e.* R, Y & B) with PD, POD, and APOD methods. From this table it is observed that by using filter the THD is improves further.

Table 4: THD analysis for inverter using filter

|        |       |         |         | -       |
|--------|-------|---------|---------|---------|
| Levels | Types | Phase R | Phase Y | Phase B |
|        | PD    | 3.88    | 2.63    | 3.74    |
| 5      | POD   | 3.31    | 2.87    | 5.63    |
| 3      | APOD  | 4.11    | 5.07    | 4.93    |
|        | PD    | 1.44    | 1.83    | 1.91    |
| 7      | POD   | 1.76    | 1.67    | 2.42    |
| /      | APOD  | 1.00    | 0.70    | 0.85    |
|        | PD    | 0.90    | 0.61    | 1.00    |
| 0      | POD   | 0.89    | 1.21    | 1.42    |
| 9      | APOD  | 0.94    | 0.97    | 0.56    |

#### VI. CONCLUSION

In this paper, a new topology of the three-phase multilevel inverter has been used for medium voltage &high power application railway system. The advantage of this method is less number of components as compared to the traditional multilevel inverter. In this paper, the comparative analysis has been carried out with various levels of inverter such as 5 level, 7 level & 9 level. It is observed that when the no. of levels in the output is increased, the THD is getting lesser. The various SPWM techniques are used to reduce the Total Harmonic Distortion (THD) of the respective level of inverters. The 9 level inverter with APOD method has shown better results for THD as compared to the PD and POD methods. The simulation results shows better stability and dynamic response for Asynchronous motor such as Induction motor.

#### REFERENCES

- N Mohamed Z. Youssef, Konrad Woronowicz, Najath Abdul Azeez, and Sheldon S. Williamson, "Design and development of an Efficient Multilevel DC/AC Traction Inverter for Railway Transportation Electrification" *IEEE* Journals & Magazines, vol. 31, pp 3036-3042, 2016
- R.J. Hill, "DC and AC Traction Motors", the 9th Institution of Engineering and Technology Professional Development Course on Electric Traction System, pp. 32-52, 2000.
- Toma Dordea, Vasile Hoanca, Ștefan Paun, Marius Biriescu, Gheorghe Madescu, and Marțian Mot "Direct-drive induction motor for railway traction applications" the Publishing House Proceedings of the Romanian Academy, Series A, vol.12, pp 239-248.
- 4. Haizhong Ye, Yinye Yang and Ali Emadi, "Traction Inverters in Hybrid Electric Vehicles" Transportation Electrification Conference and Expo (ITEC), IEEE, 19 July 2012
- Sharvari Sane, Dr. Swati Sharma and Sanjay K Prasad, "Implementation of Modular Multilevel Inverter In Local Trains of Mumbai" 2nd *IEEE* International Conference on Recent Trends in Electronics Information & Communication Technology (RTEICT), May 19-20, 2017.
- Muhammad H. Rashid, "Power Electronics Handbook Devices, circuits, and applications" Fellow IET (UK), Fellow IEEE (USA) Professor Electrical and Computer Engineering University of West Florida 11000 University Parkway Pensacola, FL32514-5754, U.S.A.
- J. Rodríguez, J. I. Leon, S. Kouro, R. Portillo, and M. a M. Prats, "The Age of Multilevel Converters Arrives," no. June, pp. 28–39, 2008.
- 8. Ebrahim Babaei, "A Cascade Multilevel Converter Topology with Reduced Number of Switches" *IEEE* Transactions on Power Electronics, vol. 23, no. 6, NOVEMBER 2008.
- Ebrahim Babaei, Somayeh Alilu, and Sara Laali, "A New General Topology for Cascaded Multilevel Inverters With Reduced Number of Components Based on Developed H-Bridge" *IEEE* Transactions on Industrial Electronics, vol. 61, no. 8, AUGUST 2014.
- 10. Abhishek Paikray and Banaja Mohanty "A new multicarrier SPWM technique for five level cascaded H-bridge inverter" International Conference on Green Computing Communication and Electrical Engineering (ICGCCEE), 16 OCTOMBER 2014.



Retrieval Number: A1449109119/2020©BEIESP DOI: 10.35940/ijeat.A1449.029320 Journal Website: <u>www.ijeat.org</u>

2970

Published By: 0 Blue Eyes Intelligence Engineering & Sciences Publication

11. Pratik Udakhe, Dipesh Atkar, Sateesh Chiriki and V. B. Borghate, "Comparison of Different Types of SPWM Techniques for Three Phase Seven Level Cascaded H-Bridge Inverter" 1st IEEE International Conference on Power Electronics, Intelligent Control and Energy Systems (ICPEICES-2016).

#### **AUTHORS PROFILE**



Pooja Babulal Puse, received her Bachelor's Degree from Marathwada Institute of Technology affiliated to BAMU University, Aurangabad, India in 2016, from Electrical and Electronics Engineering. She is currently working towards her Master's Degree from Government college of Engineering, Aurangabad, India, in Electrical Machines & Drives specialization from department of

Electrical Engineering, 2019. Her interested research areas are Power Electronics and Drives. She has published Review paper on Three Phase Inverters Used in Railway System.



Dr. Nitin Bhasme, is working as an Associate Professor in Electrical Engineering at Government College of Engineering, Aurangabad since 1998. He has completed under graduation in Electrical Engineering in 1993 from Government College of Engineering, Aurangabad. Thereafter completed post graduation and Ph. D. from same institute. He has guided more than 30 students at

PG level and more than 150 students at UG level. Currently he is a Research Guide in Electrical Engineering and his areas of interest are Power Electronics, AC and DC Drives and Renewable Energy Systems.



Published By:

& Sciences Publication