A 0.36 pJ/bit, 0.025 mm-, 12.5 Gb/s Forwarded-Clock Receiver With a Stuck-Free Delay-Locked Loop and a Half-Bit Delay Line in 65-nm CMOS Technology | IEEE Journals & Magazine | IEEE Xplore