Skip to content
Licensed Unlicensed Requires Authentication Published by De Gruyter June 12, 2011

Hardware Implementation of a MIMO Decoder Using Matrix Factorization Based Channel Estimation

  • Mohammad Tariqul Islam EMAIL logo , Mostafa Wasiuddin Numan , Norbahiah Misran , Mohd Alauddin Mohd Ali and Mandeep Singh
From the journal Frequenz

Abstract

This paper presents an efficient hardware realization of multiple-input multiple-output (MIMO) wireless communication decoder that utilizes the available resources by adopting the technique of parallelism. The hardware is designed and implemented on Xilinx Virtex™-4 XC4VLX60 field programmable gate arrays (FPGA) device in a modular approach which simplifies and eases hardware update, and facilitates testing of the various modules independently. The decoder involves a proficient channel estimation module that employs matrix factorization on least squares (LS) estimation to reduce a full rank matrix into a simpler form in order to eliminate matrix inversion. This results in performance improvement and complexity reduction of the MIMO system. Performance evaluation of the proposed method is validated through MATLAB simulations which indicate 2 dB improvement in terms of SNR compared to LS estimation. Moreover complexity comparison is performed in terms of mathematical operations, which shows that the proposed approach appreciably outperforms LS estimation at a lower complexity and represents a good solution for channel estimation technique.


Corresponding author: Mohammad Tariqul Islam, Institute of Space Science (ANGKASA), Universiti Kebangsaan Malaysia, UKM Bangi 43600, Selangor, Malaysia

Received: 2010-09-30
Published Online: 2011-06-12
Published in Print: 2011-May

Copyright © 2011 De Gruyter

Downloaded on 14.5.2024 from https://www.degruyter.com/document/doi/10.1515/freq.2011.012/html
Scroll to top button